LMX1205RHAR

Texas Instruments
595-LMX1205RHAR
LMX1205RHAR

Mfr.:

Paglalarawan:
Phase Locked Loops - PLL Low-noise high-freq uency buffer/multipl

Lifecycle:
Bagong Produkto:
Bago mula sa manufacturer na ito.
ECAD Model:
I-download ang libreng Library Loader para i-convert ang file na ito para sa iyong ECAD Tool. Matuto nang higit pa tungkol sa ECAD Model.

Availability

Stock:
Hindi Naka-stock
Lead-Time ng Pabrika:
18 (na) Linggo Tinatayang oras ng paggawa sa pabrika.
Minimum: 2500   Mga Multiple: 2500
Presyo ng Unit:
₱-.--
Ext. Presyo:
₱-.--
Est. Taripa:
LIBRENG Ipapadala ang Produktong Ito

Presyo (PHP)

Dami Presyo ng Unit
Ext. Presyo
Buo Reel (Mag-order sa multiple ng 2500)
₱12,838.30 ₱32,095,750.00

Katangian ng Produkto Value ng Attribute Pumili ng Attribute
Texas Instruments
Kategorya ng Produkto: Mga Phase Locked Loop - PLL
12.8 GHz
300 MHz
300 MHz to 12.8 GHz
2.6 V
2.4 V
Si
- 40 C
+ 85 C
SMD/SMT
VQFN-40
Reel
Brand: Texas Instruments
Kit sa Pag-develop: LMX1205EVM
Antas ng Input: CMOS
Maselan sa Moisture: Yes
Supply Current ng Pagpapatakbo: 1.13 A
Supply Voltage ng Pagpapatakbo: 2.5 V
Uri ng Produkto: PLLs - Phase Locked Loops
Series: LMX1205
Dami ng Pack ng Pabrika: 2500
Subcategory: Wireless & RF Integrated Circuits
Nahanap na mga produkto:
Para maipakita ang mga katulad na produkto, pumili ng kahit na isang checkbox man lang
Pumili ng kahit isang checkbox sa itaas para magpakita ng katulad na produkto sa kategoryang ito.
Mga Piniling Attribute: 0

Kailangang i-enable ang JavaScript para gumana ito.

USHTS:
8542390090
TARIC:
8542399000
MXHTS:
8542399999
ECCN:
EAR99

LMX1205 JESD Buffer/Multiplier/Divider

Texas Instruments LMX1205 JESD Buffer/Multiplier/Divider has a high-frequency capability, extremely low jitter, and programmable clock input and output delay. These features make this device a great approach to clock high precision, high-frequency data converters without degradation of signal-to-noise ratio. Each of the four high-frequency clock outputs and additional LOGICLK outputs with a larger divider range is paired with a SYSREF output clock signal. The SYSREF signal for JESD204B/C interfaces can either be passed or internally generated as input and re-clocked to the device clocks. The noiseless delay adjustment at the input path of the high-frequency clock input and individual clock output paths ensures low-skew clocks in a multi-channel system. For the data converter clocking application, having the jitter of the clock less than the aperture jitter of the data converter is essential. In applications where more than four data converters need to be clocked, various cascading architectures can be developed using multiple devices to distribute all the SYSREF signals and high-frequency clocks required. The Texas Instruments LMX1205 is an exemplary choice for clocking data converters when combined with an ultra-low noise reference clock source, especially when sampling above 3GHz.