SN74HCS166DYYR

Texas Instruments
595-SN74HCS166DYYR
SN74HCS166DYYR

Mfr.:

Paglalarawan:
Counter Shift Registers 8-Bit Parallel-Load Shift Registers

Lifecycle:
Bagong Produkto:
Bago mula sa manufacturer na ito.
ECAD Model:
I-download ang libreng Library Loader para i-convert ang file na ito para sa iyong ECAD Tool. Matuto nang higit pa tungkol sa ECAD Model.

May Stock: 2,919

Stock:
2,919 Maaaring Ipadala Agad
Lead-Time ng Pabrika:
18 (na) Linggo Tinatayang oras ng paggawa sa pabrika para sa mga bilang na mas marami kaysa ipinakita.
Minimum: 1   Mga Multiple: 1
Presyo ng Unit:
₱-.--
Ext. Presyo:
₱-.--
Est. Taripa:

Presyo (PHP)

Dami Presyo ng Unit
Ext. Presyo
₱15.66 ₱15.66
₱10.73 ₱107.30
₱9.51 ₱237.75
₱8.18 ₱818.00
₱7.54 ₱1,885.00
₱7.13 ₱3,565.00
₱6.84 ₱6,840.00
Buo Reel (Mag-order sa multiple ng 3000)
₱6.38 ₱19,140.00
₱6.21 ₱37,260.00

Katangian ng Produkto Value ng Attribute Pumili ng Attribute
Texas Instruments
Kategorya ng Produkto: Mga Counter Shift Register
RoHS:  
8 Circuit
8 bit
SOT-23-16
CMOS
1 Input
LSTTL
13 ns
2 V
6 V
- 40 C
+ 125 C
Reel
Cut Tape
Brand: Texas Instruments
Mga Feature: Parallel-to-Serial Conversion
Mataas na Antas na Output Current: - 4 mA
Mababang Antas na Output Current: 4 mA
Isitilo ng Mounting: SMD/SMT
Dami ng Output Line: 8 Output
Supply Voltage ng Pagpapatakbo: 2 V to 6 V
Produkto: Shift Registers
Uri ng Produkto: Counter Shift Registers
Series: SN74HC166
Dami ng Pack ng Pabrika: 3000
Subcategory: Logic ICs
Nahanap na mga produkto:
Para maipakita ang mga katulad na produkto, pumili ng kahit na isang checkbox man lang
Pumili ng kahit isang checkbox sa itaas para magpakita ng katulad na produkto sa kategoryang ito.
Mga Piniling Attribute: 0

Kailangang i-enable ang JavaScript para gumana ito.

CNHTS:
8542399000
USHTS:
8542390090
TARIC:
8542319000
MXHTS:
8542399999
ECCN:
EAR99

SN74HC166 8-Bit Parallel-Load Shift Registers

Texas Instruments SN74HC166 8-Bit Parallel-Load Shift Registers feature gated clock inputs (CLK, CLK INH) and an overriding clear (CLR) input. The shift/load (SH/LD) input establishes the parallel-in or serial-in modes. When high, SH/LD enables the serial (SER) data input and couples the eight flip-flops for serial shifting with each clock (CLK) pulse. When low, the parallel (broadside) data inputs are enabled, and synchronous loading occurs on the next clock pulse. Serial data flow is inhibited during parallel loading. Clocking is accomplished on the low-to-high-level edge of CLK through a 2-input positive-NOR gate. This feature permits one input to be used as a clock-enable or clock-inhibit function. Holding either CLK or CLK INH high inhibits clocking; holding either low enables the other clock input. This feature allows the system clock to run freely, and the register can be stopped on command with the other clock input. CLK INH should be changed to the high level only when CLK is high. The CLR on the Texas Instruments SN74HC166 overrides all other inputs, including CLK, and resets all flip-flops to zero.